# GigaDevice Semiconductor Inc. # **GD32E23x Hardware Development Guide** # Application Note AN074 Revision 1.2 (Apr. 2024) # **Table of Contents** | Table of ( | Contents | 2 | |-------------|------------------------------------------------------|----| | List of Fig | gures | 3 | | list of Ta | ables | 1 | | | | | | 1. Intr | oduction | 5 | | 2. Har | dware Design | 6 | | 2.1. Po | ower | 6 | | 2.1.1. | Backup domain | | | 2.1.2. | V <sub>DD</sub> N <sub>DDA</sub> domain | 7 | | 2.1.3. | V <sub>REF</sub> domain | 7 | | 2.1.4. | Power supply design | 7 | | 2.1.5. | Reset and power management | 9 | | 2.2. C | lock | 12 | | 2.2.1. | External high-speed crystal oscillator clock (HXTAL) | | | 2.2.2. | External low-speed crystal oscillator clock (LXTAL) | | | 2.2.3. | Clock Output Capability (CKOUT) | 15 | | 2.2.4. | HXTAL Clock Monitor (CKM) | 16 | | 2.3. St | tartup Configuration | 16 | | 2.4. T | ypical Peripheral Modules | 17 | | 2.4.1. | GPIO Circuit | 17 | | 2.4.2. | ADC Circuit | 18 | | 2.4.3. | Standby mode wake-up circuit | 19 | | 2.5. D | ownload the debug circuit | 20 | | 2.6. R | eference Schematic Design | 22 | | 3. PCI | B Layout Design | 24 | | | ower Supply Decoupling Capacitors | | | | | | | 3.2. C | lock Circuit | 24 | | 3.3. R | eset Circuit | 25 | | 4. Pac | kage Description | 26 | | 5 Ray | vision history | 27 | # **List of Figures** | Figure 2-1. GD32E23x Power supply overview | 6 | |---------------------------------------------------------------------------|----| | Figure 2-2. GD32E230xx / GD32E235xx Recommended Power Supply Design | 8 | | Figure 2-3. GD32E232xx Recommended Power Supply Design | 9 | | Figure 2-4. Power-on/power-down reset waveforms | 10 | | Figure 2-5. LVD Threshold Waveform | 10 | | Figure 2-6. RCU_RSTSCK Register | 11 | | Figure 2-7. System Reset Circuit | 11 | | Figure 2-8. Recommend External Reset Circuit | 11 | | Figure 2-9. Clock tree of GD32E230xx / GD32E235xx | 12 | | Figure 2-10. Clock tree of GD32E232xx | 13 | | Figure 2-11. HXTAL External Crystal Circuit | 13 | | Figure 2-12. HXTAL External Clock Circuit | 14 | | Figure 2-13. LXTAL External Crystal Circuit | 15 | | Figure 2-14. LXTAL External Clock Circuit | 15 | | Figure 2-15. Recommend BOOT Circuit Design | 17 | | Figure 2-16. Basic structure of standard IO | 18 | | Figure 2-17. ADC Acquisition Circuit Design | 19 | | Figure 2-18. Recommend Standby external wake-up pin circuit design | 20 | | Figure 2-19. Recommend SWD Wiring Reference Design | 21 | | Figure 2-20. GD32E230xx / GD32E235xx Recommend Reference Schematic Design | 22 | | Figure 2-21. GD32E232xx Recommend Reference Schematic Design | 23 | | Figure 3-1. Recommend Power Pin Decoupling Layout Design | 24 | | Figure 3-2. Recommend Clock Pin Layout Design (passive crystal) | 25 | | Figure 3-3. Recommend NRST Trace Layout Design | 25 | # **List of Tables** | Table 1-1. Applicable Products | <del>ξ</del> | |-------------------------------------------------------------------------------------------|--------------| | Table 2-1. CKOUT0SEL[1:0] Control Bits | 16 | | Table 2-2. BOOT mode | 17 | | Table 2-3. fADC = 28MHz Relationship between sampling period and external input impedance | 19 | | Table 2-4. SWD Download Debug Interface Assignment | 20 | | Table 4-1. Package Description | 26 | | Table 5-1. Revision history | 27 | #### 1. Introduction This article is specially provided for developers of 32-bit general-purpose MCU GD32E23x series based on ARM® Cortex®-M23 architecture. It provides an overall introduction to the hardware development of GD32E23x series products, such as power supply, reset, clock, boot mode settings and download debugging. The purpose of this development guide is to allow developers to quickly get started and use GD32E23x series products, and quickly develop and use product hardware, save time for manual study, and speed up product development progress. This application note is divided into seven parts to describe: - 1. Power supply, mainly introduces the design of GD32E23x series power management, power supply and reset functions. - 2. Clock, mainly introduces the functional design of GD32E23x series high and low speed clocks. - 3. Boot configuration, mainly introduces the BOOT configuration and design of GD32E23x series. - 4. Typical peripheral modules, mainly introduces the hardware design of the main functional modules of the GD32E23x series. - 5. Download and debug circuit, mainly introduces the recommended typical download and debug circuit of GD32E23x series. - 6. Reference circuit and PCB Layout design, mainly introduce GD32E23x series hardware circuit design and PCB Layout design considerations. - 7. Package description, mainly introduces the package forms and names included in the GD32E23x series. This document also satisfies the minimum system hardware resources used in application development based on GD32E23x series products. **Table 1-1. Applicable Products** | Туре | Part Numbers | |------|-------------------| | | GD32E230xx series | | MCU | GD32E232xx series | | | GD32E235xx series | ## 2. Hardware Design #### 2.1. Power The $V_{DD}/V_{DDA}$ operating voltage range of GD32E23x series products is 1.8 V ~ 3.6 V. For GD32E23x series, there are three power domains, including $V_{DD}/V_{DDA}$ domain, 1.2 V domain and backup domain, as is shown in *Figure 2-1. GD32E23x Power supply overview*. The $V_{DD}/V_{DDA}$ domain is powered directly by the power supply, and an LDO is embedded in the $V_{DD}/V_{DDA}$ domain to power the 1.2 V domain. The backup domain is powered directly by $V_{DD}$ , and when the $V_{DD}$ power is turned off, the backup domain power is lost. **V**DD **Backup Domain** \_\_VBAK 3.3V LXTAL **BPOR** PA0 PC13 WKUPR WKUPx RTC **BKP PAD** PB5 **PB15** PMU WKUPN NRST CTL WKUPF SLEEPING Cortex-M23 **FWDGT** POR/PDR **HXTAL** LDO AHB IPs **APB IPs** 1.2V **VDD Domain** 1.2V Domain **VDDA Domain** IRC8M IRC40K **ADC** 3.3V **V**DDA IRC28M **PLLs** LVD LVD: Low Voltage Detector LDO: Voltage Regulator BPOR: VBAK Power On Reset POR: Power On Reset PDR: Power Down Reset Figure 2-1. GD32E23x Power supply overview #### 2.1.1. Backup domain The backup domain supply voltage range is 1.8 V $\sim$ 3.6 V. In order to ensure the normal operation of the backup registers and RTC, the $V_{DD}$ power cannot be turned off. Once the $V_{DD}$ power is turned off, all backup domain data and registers will be reset. **Note:** GD32E23x Series MCUs has no $V_{\text{BAT}}$ pin and cannot use RTC or backup domain to work normally after power failure. #### 2.1.2. $V_{DD}/V_{DDA}$ domain The $V_{DD}/V_{DDA}$ power domain includes two parts: $V_{DD}$ domain and $V_{DDA}$ domain. If $V_{DDA}$ is not equal to $V_{DD}$ , the voltage difference between the two should not exceed 300mV (the internal $V_{DDA}$ and $V_{DD}$ of the chip are connected through a back-to-back diode). To avoid noise, $V_{DDA}$ can be connected to $V_{DD}$ through an external filter circuit, and the corresponding $V_{SSA}$ is connected to $V_{SS}$ through a specific circuit (single-point grounding, through $0\Omega$ resistors or magnetic beads, etc.). In order to improve the conversion accuracy of the ADC, the independent power supply for $V_{DDA}$ can make the analog circuit achieve better characteristics. The GD32E232xx internally integrates a $V_{REF}$ pin for independent power supply of the ADC (external power supply: 2.4 $V \le V_{REF} \le V_{DDA}$ ). - V<sub>DD</sub> power supply range: 1.8 V≤V<sub>DD</sub>≤3.6 V. - If the ADC function is not used, the $V_{DDA}$ power supply range (1.8 $V \le V_{DD} \le 3.6$ V); if the ADC function is used, the $V_{DDA}$ power supply range (2.4 $V \le V_{DD} \le 3.6$ V). **Note:** GD32E232xx series do not have $V_{REFP}/V_{REFN}$ pins, but have $V_{REF}$ pins, which can be generated internally or provided externally. #### 2.1.3. V<sub>REF</sub> domain In order to improve the performance of ADC/DAC, a precise internal voltage reference circuit is integrated in the GD32E232xx series chip, which provides accurate reference voltage for ADC/DAC, and can also supply $V_{REF}$ pin through external power supply. The typical value of $V_{REF}$ is generated internally: 2.5V, and the output can be enabled by the VREF\_EN bit in the SYSCFG\_CFG2 register. If the VREF\_EN bit is not turned on, the $V_{REF}$ pin can also be powered by an external power supply or $V_{DDA}$ . At this time, the VREF\_EN bit in the SYSCFG\_CFG2 register must remain 0. It is recommended to connect a 10nF+1uF ceramic capacitor to the ground outside the $V_{\text{RF}}$ pin. If conditions do not allow, at least one 0.1uF ceramic capacitor should be connected to the ground. #### 2.1.4. Power supply design The system needs a stable power supply. There are some important things to pay attention to when developing and using: - The VDD pin must be connected with an external capacitor (N\*100nF ceramic capacitor + not less than 4.7uF tantalum capacitor, at least one VDD needs to be connected to GND with a capacitor of not less than 4.7uF, and other VDD pins are connected to 100nF). - The VDDA pin must be connected with an external capacitor (10nF+1uF ceramic capacitor is recommended). - The VREF pin can be generated internally or directly connected to VDDA, and a 10nF+1uF ceramic capacitor should be connected between the VREF pin and ground. LQFP48/QFN48 LQFP32/QFN32 TSSOP20 QFN28 LGA20 #### Figure 2-2. GD32E230xx / GD32E235xx Recommended Power Supply Design #### Note:: - All decoupling capacitors must be placed close to the corresponding VDD, VDDA, VREF pins of the chip. - 2. The recommended VREF selection is generated internally, and can also be provided externally according to the actual application of the customer. - 3. When the MCU power supply voltage is unstable or there is a risk of voltage drop, it is recommended to adjust the 4.7uF capacitor not less than 10uF. - 4. LQFP48/QFN48: VDDA, VREFP internal direct connection, VSSA, VREFN internal direct connection; # GD32E23x Hardware Development Guide - LQFP32/QFN32: Internal direct connection of VDDA and VREFP, and internal direct connection of VSS, VSSA and VREFN. - 6. QFN28: VDDA and VREFP are directly connected internally, and VSS, VSSA and VREFN are directly connected internally. - 7. TSSOP20: VDDA and VREFP are directly connected internally, and VSS, VSSA and VREFN are directly connected internally. - 8. LGA20: VDDA and VREFP are directly connected internally, while VSS, VSSA and VREFN are directly connected internally. Figure 2-3. GD32E232xx Recommended Power Supply Design - All decoupling capacitors must be placed close to the corresponding VDD, VDDA, VREF pins of the chip. - 2. The recommended VREF selection is generated internally, and can also be provided externally according to the actual application of the customer. - 3. When the MCU power supply voltage is unstable or there is a risk of voltage drop, it is recommended to adjust the 4.7uF capacitor not less than 10uF. - 4. QFN32: VSS, VSSA and VREFN are directly connected inside. - 5. QFN24: VSS, VSSA and VREFN are directly connected inside. #### 2.1.5. Reset and power management GD32E23x series reset control includes three resets: power reset, system reset and backup domain reset. A power reset is a cold reset, which resets all systems except the backup domain when the power is turned on. During the power and system reset process, NRST will maintain a low level until the reset is over. When the MCU cannot be executed, the NRST pin waveform can be monitored by an oscilloscope to determine whether the chip has been reset. The chip integrates a POR/PDR (power-on/power-down reset) circuit to detect V<sub>DD</sub>/V<sub>DDA</sub> and generate a power reset signal to reset the entire chip except the backup domain when the voltage is lower than a certain threshold. VPOR is the threshold voltage of power-on reset, and the typical value is about 1.71 V, and V<sub>PDR</sub> is the threshold voltage of power-down reset, and the typical value is about 1.67 V. The value of the hysteresis voltage V<sub>hyst</sub> is about 40mV. VPDR VDD/VDDA VPDR 40mV Vhyst **TRSTTEMPO** Figure 2-4. Power-on/power-down reset waveforms The function of LVD is to detect whether the $V_{DD}/V_{DDA}$ supply voltage is lower than the low voltage detection threshold (2.1 V ~ 3.1 V), which is configured by the LVDT[2:0] bits in the power control register (PMU\_CTL). LVD is enabled by setting the LVDEN bit. The LVDF bit located in the power status register (PMU\_CS) indicates whether $V_{DD}/V_{DDA}$ is higher or lower than the LVD threshold voltage event. This event is connected to the 16th line of EXTI. The user can configure EXTI by Line 16 generates a corresponding interrupt. *Figure 2-5. LVD Threshold Waveform* shows the relationship between the $V_{DD}/V_{DDA}$ supply voltage and the LVD output signal. (LVD interrupt signal depends on the rising or falling edge configuration of EXTI line 16). The value of the hysteresis voltage $V_{hyst}$ is 100mV. LVD application: When the MCU power supply is subject to external interference, such as a voltage drop, we can set the low voltage detection threshold (the threshold is greater than the PDR value) through LVD. Once it falls to the threshold, the LVD interrupt is turned on, which can be used in the interrupt function. Set operations such as soft reset to avoid other exceptions from the MCU. Power Reset (Active Low) In addition, the MCU reset source can be searched by the register RCU RSTSCK # GD32E23x Hardware Development Guide (0x40021024). This register can only clear the flag bit after power-on reset. Therefore, during use, after the reset source is obtained, the reset flag can be cleared through the RSTFC control bit, so that a watchdog reset or other reset events can be more accurately reflected in the RCU\_RSTSCK register: Figure 2-6. RCU\_RSTSCK Register | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |--------|---------------|---------------|--------|--------|--------|----------|-------|---------|----|----|----|----------|----|--------|--------| | LPRSTF | WWDGT<br>RSTF | FWDGTR<br>STF | SWRSTF | PORRST | EPRSTF | Reserved | RSTFC | V12RSTF | | | | Reserved | | | | | г | г | г | г | г | г | | rw | r | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | | IRC32K | IRC32I | | | | | | | | Rese | rvea | | | | | | | STB | EN | | | | | | | | | | | | • | | , | | r | rw | MCU integrates a power-up/power-down reset circuit. When designing an external reset circuit, a capacitor (typical value of 100nF) must be placed on the NRST pin to ensure that the power on the NRST pin generates a low pulse delay of at least 20us for completing effective power-on reset process. Figure 2-7. System Reset Circuit Figure 2-8. Recommend External Reset Circuit #### Note: - The internal pull-up resistor $R_{PU}$ is $40k\Omega$ , the pull-up resistor is recommended to be $10k\Omega$ , so that voltage interference will not cause the chip to work abnormally. - If the influence of static electricity is considered, an ESD protection diode can be placed at the NRST pin. - 3. Although there is a hardware POR circuit inside the MCU, it is still recommended to add an external NRST reset resistor-capacitor circuit. - 4. If the MCU starts abnormally (due to voltage fluctuations, etc.), the capacitance value of NRST to ground can be appropriately increased, and the MCU reset completion time can be extended to avoid the abnormal power-on sequence area. - 5. The internal pull-up resistor $R_{PU}$ = 40k $\Omega$ , it is recommended to connect an external pull-up resistor of 10k $\Omega$ , so that the voltage interference will not cause the chip to work abnormally. #### 2.2. Clock GD32F4xx series has a complete clock system inside, and you can choose a suitable clock source according to different applications. The main features of the clock: - 4-32 MHz external high-speed crystal oscillator (HXTAL) - Internal 8 MHz RC oscillator (IRC8M) - Internal 28 MHz RC oscillator (IRC28M) - 32.768 kHz external low-speed crystal oscillator (LXTAL) - Internal 40 kHz RC oscillator (IRC40K) - PLL clock source can be selected from HXTAL or IRC8M - HXTAL clock monitor Figure 2-9. Clock tree of GD32E230xx / GD32E235xx Figure 2-10. Clock tree of GD32E232xx #### 2.2.1. External high-speed crystal oscillator clock (HXTAL) 4-32MHz external high-speed crystal oscillator (passive crystal) can provide accurate main clock for the system. The crystal for that specific frequency must be placed close to the HXTAL pin, and the external resistors and matching capacitors connected to the crystal must be adjusted according to the chosen oscillator parameters. HXTAL can also use the bypass input mode to input the clock source (1-50MHz active crystal oscillator, etc.). When the bypass input is used, the signal is connected to OSC\_IN, and OSC\_OUT remains floating. The Bypass function of HXTAL needs to be turned on in software (enable the HXTALBPS bit in RCU\_CTL). Figure 2-11. HXTAL External Crystal Circuit #### Figure 2-12. HXTAL External Clock Circuit #### Note: - 1. When using the bypass input, the signal is input from OSC\_IN, and OSC\_OUT remains floating. - 2. For the size of the external matching capacitor, please refer to the formula: $C_1 = C_2 = 2*(C_{LOAD} C_S)$ , where $C_S$ is the stray capacitance of the PCB and MCU pins, with a typical value of 10pF. When it is recommended to use an external high-speed crystal, try to choose a crystal load capacitance of about 20pF, so that the external matching capacitors $C_1$ and $C_2$ can be 20pF, and the PCB layout should be as close to the crystal pin as possible. - 3. C<sub>S</sub> is the parasitic capacitance on the PCB board traces and IC pins. The closer the crystal is to the MCU, the smaller the C<sub>S</sub>, and vice versa. Therefore, in practical applications, when the crystal is far away from the MCU, causing the crystal to work abnormally, the external matching capacitor can be appropriately reduced. - 4. When using an external high-speed crystal, it is recommended to connect a $1M\Omega$ resistor in parallel at both ends of the crystal to make the crystal easier to vibrate. - 5. Accuracy: external active crystal oscillator > external passive crystal > internal IRC8M. - 6. When the active crystal oscillator is used normally, Bypass will be turned on. At this time, the high level is required to be no less than $0.7 \ V_{DD}$ , and the low level is no more than $0.3 \ V_{DD}$ . If Bypass is not turned on, the amplitude requirements of the active crystal oscillator will be greatly reduced. - 7. The traces connecting the resonator to the MCU clock pins may cause inconsistent lengths of the traces connected to the OSC\_OUT and OSC\_IN pins due to the space constraints of the PCB layout. This will make the stray capacitances introduced by the two PCB traces inconsistent, so that the load capacitances on both sides of the resonator cannot be equal in value, and there needs to be a difference to match the actual PCB board. In this case, it is recommended to contact the resonator manufacturer to calculate the actual value. #### 2.2.2. External low-speed crystal oscillator clock (LXTAL) LXTAL crystal is a 32.768KHz low-speed external crystal (passive crystal), which can provide a low-power and high-precision clock source for RTC (packages below 48 pins do not have LXTAL pins). The RTC module of the MCU is equivalent to a counter. The accuracy will be affected by the crystal performance, matching capacitance and PCB material. If you want to obtain better accuracy, it is recommended to connect PC13 to the timer input capture pin during circuit design. TIMER to calibrate LXTAL, and set the frequency division register of RTC according to the calibration situation. LXTAL can also support bypass clock input (active crystal oscillator, etc.), which can be enabled by configuring the LXTALBPS bit in RCU BDCTL. Figure 2-13. LXTAL External Crystal Circuit Figure 2-14. LXTAL External Clock Circuit #### Note: - When using the bypass input, the signal is input from OSC32\_IN, and OSC32\_OUT remains floating. - 2. For the size of the external matching capacitor, please refer to the formula: $C_1 = C_2 = 2^*(C_{LOAD} C_S)$ , where $C_S$ is the stray capacitance of the PCB and MCU pins, the empirical value is between 2pF-7pF, and 5pF is recommended as a reference value calculation. When it is recommended to use an external crystal, try to choose a crystal load capacitance of about 10pF, so that the externally connected matching capacitors $C_1$ and $C_2$ can be 10pF, and the PCB layout should be as close to the crystal pin as possible. - The MCU can set the drive capability of LXTAL. If it is found that the external low-speed crystal is difficult to vibrate during the actual debugging process, you can try to adjust the drive capability of LXTAL to high drive capability. - 4. The traces connecting the resonator to the MCU clock pins may cause inconsistent lengths of the traces connected to the two crystal pins of the MCU due to the space constraints of the PCB layout. This will make the stray capacitances introduced by the two PCB traces inconsistent, so that the load capacitances on both sides of the resonator cannot be equal in value, and there needs to be a difference to match the actual PCB board. In this case, it is recommended to contact the resonator manufacturer to calculate the actual value. #### 2.2.3. Clock Output Capability (CKOUT) GD32E23x series MCUs can output clocks from 32kHz to 72MHz. Different clock signal outputs can be selected by configuring the CKOUT0SEL[2:0] bits of the clock register RCU\_CFG0. The corresponding GPIO pins PA8/PA9 need to be configured as multiplexing functions to output selected signal. Table 2-1. CKOUT0SEL[1:0] Control Bits | CKOUTSEL[2:0] | Clock Source | |---------------|--------------------| | 000 | No Clock | | 001 | CK_IRC28M | | 010 | CK_IRC40K | | 011 | CK_LXTAL | | 100 | CK_SYS | | 101 | CK_IRC8M | | 110 | CK_HXTAL | | 111 | CK_PLL or CK_PLL/2 | #### 2.2.4. HXTAL Clock Monitor (CKM) Set the HXTAL clock monitoring enable bit CKMEN in the control register RCU\_CTL, HXTAL can enable the clock monitoring function. This function must be enabled after the HXTAL start-up delay has elapsed and disabled after the HXTAL has been stopped. Once the HXTAL fault is detected, the HXTAL will be automatically disabled, and the HXTAL clock blocking interrupt flag bit CKMIF in the interrupt register RCU\_INT will be set to '1' to generate an HXTAL fault event. The interrupt caused by this fault is connected to the non-maskable interrupt NMI of the Cortex®-M23. **Note:** If HXTAL is selected as the system or PLL clock source, HXTAL failure will cause the IRC8M to be selected as the system clock source and the PLL will be automatically disabled. The clock source of the RTC needs to be reconfigured. # 2.3. Startup Configuration The GD32E23x series provides three startup methods, which can be selected by the user option byte BOOT1\_n bit and BOOT0 pin to determine the startup option. When designing the circuit, run the user program, the BOOT0 pin cannot be left floating, it is recommended to connect a $10k\Omega$ resistor to GND; when running the System Memory to update the program, the BOOT0 pin needs to be connected high, and the option byte OB\_USER[4] keeps BOOT1\_n at 1 (this When the corresponding BOOT1 bit is 0), after the update is completed, the user program can be run after the BOOT0 is connected to a low level; the SRAM execution program is mostly used in the debugging state. The embedded Bootloader is stored in the system storage space for reprogramming the FLASH memory. In GD32E230xx devices, the Bootloader can interact with the outside world through USART0 (PA9 and PA10) or USART1 (PA14 and PA15 or PA2 and PA3). In the GD32E232xx device, the Bootloader can interact with the outside world through I2C0 (PB6 and PB7 for GD32E232Kx or PA9 and PA10 for GD32E232Ex). Table 2-2. BOOT mode | BOOT mode | BOOT1 | воото | |-------------------|-------|-------| | Main Flash Memory | X | 0 | | System Memory | 0 | 1 | | On Chip SRAM | 1 | 1 | Figure 2-15. Recommend BOOT Circuit Design **Note:** After the MCU is running, if the BOOT state is changed, it will take effect after the system is reset. MCU. ## 2.4. Typical Peripheral Modules #### 2.4.1. GPIO Circuit GD32E230xx can support up to 39 general purpose I/O pins (GPIO), which are PA0 $\sim$ PA15, PB0 $\sim$ PB15, PC13 $\sim$ PC15, PF0 $\sim$ PF1, PF6 $\sim$ PF7; GD32E232xx can support up to 28 general-purpose I/O pins (GPIO), which are PA0 $\sim$ PA15, PB0 $\sim$ PB9, PF0 $\sim$ PF1. Each pin can be independently configured through registers. The basic structure of the GPIO port is shown in the following figure: Figure 2-16. Basic structure of standard IO #### Note: - 1. The IO port is divided into 5V tolerance and non-5V tolerance. When using, pay attention to distinguish the voltage tolerance of the IO port, see Datasheet for details. - 2. When the 5V-tolerant IO port is directly connected to 5V, it is recommended that the IO port be configured in open-drain mode and externally pull up to work. - 3. After the IO port is powered on and reset, the default mode is floating input, and the level characteristics are uncertain. In order to obtain more consistent power consumption, it is recommended that all IO ports be configured as analog inputs and then modified to the corresponding mode according to application requirements (chip Ports that are not exported internally also need to be configured). - 4. To improve EMC performance, it is recommended to pull up or pull down the unused IO pins by hardware. - 5. The three IO ports of PC13, PC14, and PC15 have weak drive capability and limited output current capability (about 3mA). When configured in output mode, their operating speed cannot exceed 2MHz (maximum load is 30pF). - 6. The same label PIN in multiple groups can only configure one port as an external interrupt. For example, PA0, PB0, and PC0 only support one of the three IO ports to generate external interrupts, and do not support three external interrupt modes. - 7. Non-5V tolerant IO, when the external voltage exceeds $V_{\text{DD}}$ , a sink current may be generated. #### 2.4.2. ADC Circuit The GD32E23x integrates a 12-bit SAR ADC, GD32E230xx has up to 12 channels, can measure 10 external and 2 internal signal sources; GD32E232x has up to 18 channels, can measure 16 external and 2 internal signal sources signal source. The internal signals are the temperature sensor channel (ADC0\_CH16) and the internal reference voltage input channel (ADC0\_CH17). The temperature sensor reflects the change in temperature and is not suitable for measuring absolute temperature. If accurate temperature measurement is required, an external temperature sensor must be used. The internal reference voltage $V_{\text{REFINT}}$ provides a regulated voltage output (1.2V) to the ADC and is internally connected to ADC0\_IN17. If the ADC collects the external input voltage during use, if the sampled data fluctuates greatly, it may be due to the interference caused by power supply fluctuations. You can calibrate by sampling the internal $V_{\text{REFINT}}$ and then calculate the externally sampled voltage. When designing the ADC circuit, it is recommended to place a small capacitor at the ADC input pin. It is recommended to place a small capacitor of 500pF. Figure 2-17. ADC Acquisition Circuit Design When $f_{ADC}$ = 28MHz, the relationship between the input impedance and the sampling period is as follows. In order to obtain better conversion results, it is recommended to reduce the frequency of $f_{ADC}$ as much as possible during use, and select a larger value for the sampling period. When designing external circuits, try to reduce the input Impedance, if necessary, use the op amp to follow to reduce the input impedance. Table 2-3. f<sub>ADC</sub> =28MHz Relationship between sampling period and external input impedance | T <sub>s</sub> (cycles) | t <sub>s</sub> (us) | R <sub>AIN max</sub> (kΩ) | |-------------------------|---------------------|---------------------------| | 1.5 | 0.05 | 0.88 | | 7.5 | 0.27 | 6.40 | | 13.5 | 0.48 | 11.92 | | 28.5 | 1.02 | 25.72 | | 41.5 | 1.48 | 37.68 | | 55.5 | 1.98 | 50.56 | | 71.5 | 2.55 | 65.29 | | 239.5 | 8.55 | 219.86 | #### 2.4.3. Standby mode wake-up circuit The GD32E23x series supports three low-power modes, namely sleep mode, deep-sleep mode and standby mode. The standby mode with the lowest power consumption is the standby mode, which requires the longest wake-up time. Wake-up from Standby mode can be woken up by the rising edge of the WKUP pin. There are a total of 4 WKUP pins. At this time, there is no need to configure the corresponding GPIO, just configure the WUPENx bit in the PMU\_CS register. The reference circuit design corresponding to the WKUP wake-up pin is as follows: Figure 2-18. Recommend Standby external wake-up pin circuit design **Note:** In this mode, attention should be paid to the circuit design. If there is a series resistance between the WKUP pin and $V_{DD}$ , additional power consumption may be added. ### 2.5. Download the debug circuit The GD32E23x series cores only support SWD debug interface, not JTAG interface. The SWD interface standard is a 5-pin interface, of which 2 are signal interfaces. **Note:** After reset, the debug related ports are in input PU/PD mode, where: PA13: SWDIO is in pull-up mode. PA14: SWCLK is in pull-down mode. Table 2-4. SWD Download Debug Interface Assignment | Alternate function | GPIO port | |--------------------|-----------| | SWDIO | PA13 | | SWCLK | PA14 | Figure 2-19. Recommend SWD Wiring Reference Design There are several ways to improve the reliability of SWD download and debugging communication and enhance the anti-interference ability of download and debugging. - 1. Shorten the length of the two SWD signal lines, preferably within 15cm. - 2. Weave the two SWD wires and the GND wire into a twist and twist them together. - 3. Connect separately tens of pF small capacitors in parallel between the two signal lines of the SWD and the ground. - 4. Any IO of the two signal lines of SWD is connected in series with a $100\Omega \sim 1 \text{k}\Omega$ resistor. ### 2.6. Reference Schematic Design Figure 2-20. GD32E230xx / GD32E235xx Recommend Reference Schematic Design Figure 2-21. GD32E232xx Recommend Reference Schematic Design ## 3. PCB Layout Design In order to enhance the functional stability and EMC performance of the MCU, it is not only necessary to consider the performance of the supporting peripheral components, but also the PCB Layout. In addition, when conditions permit, try to choose a PCB design solution with an independent GND layer and an independent power supply layer, which can provide better EMC performance. If conditions do not allow, independent GND layer and power supply layer cannot be provided, then it is also necessary to ensure a good power supply and grounding design, such as making the GND plane under the MCU as complete as possible. For packages with EPAD, it is recommended that EPAD be grounded on the PCB Layout. In applications with high power or strong interference, it is necessary to consider keeping the MCU away from these strong interference sources. ### 3.1. Power Supply Decoupling Capacitors The GD32E23x series power supply has three power supply pins: $V_{DD}$ , $V_{DDA}$ and $V_{BAT}$ . The 100nF decoupling capacitor can be made of ceramic, and it is necessary to ensure that the position is as close to the power supply pin as possible. The power trace should try to make it pass through the capacitor first and then reach the MCU power pin, It is recommended to punch holes near the capacitor pad to connect with GND. Figure 3-1. Recommend Power Pin Decoupling Layout Design #### 3.2. Clock Circuit GD32E23x series clocks have HXTAL and LXTAL, and the clock circuit (including crystal or crystal oscillator and capacitor, etc.) is required to be placed close to the MCU clock pin, and the clock trace should be wrapped by GND as much as possible. Figure 3-2. Recommend Clock Pin Layout Design (passive crystal) #### Note: - 1. The crystal should be as close to the MCU clock pin as possible, and the matching capacitor should be as close as possible to the crystal. - 2. The whole circuit should be on the same layer as the MCU, and the wiring should not go through the layer as much as possible. - 3. The PCB area of the clock circuit should be kept as empty as possible, and no traces unrelated to the clock should be taken. - 4. High-power, high-interference risk devices and high-speed wiring should be kept away from the clock crystal circuit as far as possible. - 5. The clock line is grounded to achieve a shielding effect. #### 3.3. Reset Circuit NRST trace PCB Layout reference is as follows: Figure 3-3. Recommend NRST Trace Layout Design **Note:** The resistance and capacitance of the reset circuit should be as close as possible to the NRST pin of the MCU, and the NRST trace should be kept away from devices with strong interference risk and high-speed traces as far as possible. If conditions permit, it had better to wrap the NRST traces for better shielding effect. # 4. Package Description The GD32E230xx series has a total of 7 package types, namely TSSOP20, LGA20, QFN28, QFN32, QFN48, LQFP32 and LQFP48. The GD32E232xx series has two packages, QFN24 and QFN32 (4x4). The GD32E235xx series has a total of 7 package types, namely TSSOP20, LGA20, QFN28, QFN32, QFN48, LQFP32 and LQFP48. **Table 4-1. Package Description** | Ordering code | Package | |---------------|------------------------------| | GD32E230FxPx | TSSOP20(6.5x4.4, 0.65 pitch) | | GD32E230FxV6 | LGA20(3x3, 0.5 pitch) | | GD32E230GxUx | QFN28(4x4, 0.4 pitch) | | GD32E230KxUx | QFN32(5x5, 0.5 pitch) | | GD32E230CxU6 | QFN48(7x7, 0.5 pitch) | | GD32E230KxT6 | LQFP32(7x7, 0.8 pitch) | | GD32E230CxTx | LQFP48(7x7, 0.5 pitch) | | GD32E232ExU7 | QFN24(3x3, 0.4 pitch) | | GD32E232KxQ7 | QFN32(4x4, 0.4 pitch) | | GD32E235FxP6 | TSSOP20(6.5x4.4, 0.65 pitch) | | GD32E235FxV6 | LGA20(3x3, 0.5 pitch) | | GD32E235GxU6 | QFN28(4x4, 0.4 pitch) | | GD32E235KxU6 | QFN32(5x5, 0.5 pitch) | | GD32E235CxO6 | QFN48(7x7, 0.5 pitch) | | GD32E235KxT6 | LQFP32(7x7, 0.8 pitch) | | GD32E235CxTx | LQFP48(7x7, 0.5 pitch) | (Original dimensions are in millimeters) # 5. Revision history ### Table 5-1. Revision history | Revision No. | sion No. Description | | |--------------|----------------------------------------------------------|----------------| | 1.0 | Initial Release | Sep.23, 2022 | | | 1. Update section 2.1.4 to provide all package power | | | | supply design diagrams showing how the relevant pins are | | | 1.1 | connected inside the chip | Jun.21, 2023 | | | 2. Update 2.6 Design the power decoupling capacitor | | | | combination by referring to the schematic diagram | | | 4.0 | Add information about GD32E230CxU6_QFN48 | A = = 40, 0004 | | 1.2 | 2. Add information about GD32E235xx | Apr.18, 2024 | #### **Important Notice** This document is the property of GigaDevice Semiconductor Inc. and its subsidiaries (the "Company"). This document, including any product of the Company described in this document (the "Product"), is owned by the Company under the intellectual property laws and treaties of the People's Republic of China and other jurisdictions worldwide. The Company reserves all rights under such laws and treaties and does not grant any license under its patents, copyrights, trademarks, or other intellectual property rights. The names and brands of third party referred thereto (if any) are the property of their respective owner and referred to for identification purposes only. The Company makes no warranty of any kind, express or implied, with regard to this document or any Product, including, but not limited to, the implied warranties of merchantability and fitness for a particular purpose. The Company does not assume any liability arising out of the application or use of any Product described in this document. Any information provided in this document is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Except for customized products which has been expressly identified in the applicable agreement, the Products are designed, developed, and/or manufactured for ordinary business, industrial, personal, and/or household applications only. The Products are not designed, intended, or authorized for use as components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, atomic energy control instruments, combustion control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or Product could cause personal injury, death, property or environmental damage ("Unintended Uses"). Customers shall take any and all actions to ensure using and selling the Products in accordance with the applicable laws and regulations. The Company is not liable, in whole or in part, and customers shall and hereby do release the Company as well as it's suppliers and/or distributors from any claim, damage, or other liability arising from or related to all Unintended Uses of the Products. Customers shall indemnify and hold the Company as well as it's suppliers and/or distributors harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of the Products. Information in this document is provided solely in connection with the Products. The Company reserves the right to make changes, corrections, modifications or improvements to this document and Products and services described herein at any time, without notice. © 2023 GigaDevice - All rights reserved